# UNISONIC TECHNOLOGIES CO., LTD

L4002 **CMOS IC Preliminary** 

## FET BIAS CONTROLLER

#### DESCRIPTION

The UTC L4002 is specially designed integrated circuit for 2.5V satellite receiver front-end block. It provides stable drain and gate bias conditions for GaAs or HEMT FETs.

The UTC L4002 provides four FETs bias control respectively. By adjusting an internal resistors, it can change the FET's bias current to optimize the satellite receiver front end block performances.

It generates the required negative voltage to bias the gate of GaAs FET, and internally provides protection circuit that can protect the FET devices during supply voltage transient. So it is very popular in satellite receiver front end block.



#### **FEATURES**

- \* Built in FET device protection circuit
- \* Stable bias control for GaAs and HEMT FETs
- \* Drive up to four FETs
- \* 2.5V supply voltage

#### **ORDERING INFORMATION**

| Ordering     | Number       | Daakaga | Packing   |  |
|--------------|--------------|---------|-----------|--|
| Lead Free    | Halogen Free | Package |           |  |
| L4002L-S16-R | L4002G-S16-R | SOP-16  | Tape Reel |  |



#### **MARKING**



Chunnifying 1688.com www.unisonic.com.tw 1 of 4

## ■ PIN CONFIGURATION



## **■ PIN DESCRIPTION**

| PIN NO. | PIN NAME | DESCRIPTION                          |
|---------|----------|--------------------------------------|
| 1       | VD1      | 1 <sup>st</sup> Drain output voltage |
| 2       | VG1      | 1 <sup>st</sup> Gate output voltage  |
| 3       | VD2      | 2 <sup>nd</sup> Drain output voltage |
| 4       | VG2      | 2 <sup>nd</sup> Gate output voltage  |
| 5       | GND      | Ground                               |
| 6       | NC       | No connect                           |
| 7       | osc      | OSC output                           |
| 8       | REC      | Rectifier Input                      |
| 9       | NV       | Negative voltage output              |
| 10      | NC       | No connect                           |
| 11      | NC       | No connect                           |
| 12      | VG4      | 4 <sup>th</sup> Gate output voltage  |
| 13      | VD4      | 4 <sup>th</sup> Drain output voltage |
| 14      | VG3      | 3 <sup>rd</sup> Gate output voltage  |
| 15      | VD3      | 3 <sup>rd</sup> Drain output voltage |
| 16      | $V_{CC}$ | Supply voltage                       |

## ■ BLOCK DIAGRAM



#### **ABSOLUTE MAXIMUM RATING**

| PARAMETER                 | SYMBOL            | RATINGS    | UNIT |
|---------------------------|-------------------|------------|------|
| Supply Voltage            | V <sub>CC</sub>   | -0.6~3     | V    |
| Supply Current            | I <sub>CC</sub>   | 100        | mA   |
| Maximum Drain Current     | I <sub>D</sub>    | 15         | mA   |
| Maximum CSUB Sink Current | I <sub>CSUB</sub> | -500       | μA   |
| Operating Temperature     | $T_{OPR}$         | -40 ~ +85  | °C   |
| Storage Temperature       | T <sub>STG</sub>  | -50 ~ +125 | °C   |

Note: Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub>=2.5V, I<sub>D</sub>=9.5mA, T<sub>A</sub>=25°C, unless otherwise stated)

| (VCC-2:0V, ID-0:0HIV, TA-20 O, diffess otherwise stated) |                 |                                             |       |     |       |          |  |  |
|----------------------------------------------------------|-----------------|---------------------------------------------|-------|-----|-------|----------|--|--|
| PARAMETER                                                | SYMBOL          | TEST CONDITIONS                             | MIN   | TYP | MAX   | UNIT     |  |  |
| Supply Voltage                                           | Vcc             |                                             | 2.375 | 2.5 | 2.625 | V        |  |  |
| Supply Current                                           | Icc             | No FET                                      |       | 6   | 10    | mA       |  |  |
| Nagativa Valtaga                                         | $V_{NV}$        | I <sub>NV</sub> =0uA, V <sub>CC</sub> =2.5V |       | -2  | -1    | V        |  |  |
| Negative Voltage                                         |                 | I <sub>NV</sub> =-200uA                     |       |     | -1    | V        |  |  |
| Oscillator Freq.                                         | fo              |                                             | 300   | 600 | 800   | KHz      |  |  |
| Drain Current                                            | I <sub>D</sub>  |                                             | 8     | 9.5 | 12    | mA       |  |  |
| Drain Current Change with V <sub>CC</sub>                | $\Delta I_{DV}$ | V <sub>CC</sub> =2.375V~2.625V              |       | 2   |       | %/V      |  |  |
| VD1/VD2/VD3/VD4 Drain Offset                             | Λ.Ι             |                                             |       | 0.5 |       | Л        |  |  |
| Current                                                  | $\Delta I_{DC}$ |                                             |       | 0.5 |       | mA       |  |  |
| Drain Current Change with Temp.                          | $\Delta I_{DT}$ | T=-40~85°C                                  |       | 0.5 |       | %/°C     |  |  |
| Drain Voltage                                            | $V_D$           | I <sub>D</sub> =9.5mA                       | 1.8   | 2   | 2.2   | V        |  |  |
| Drain Voltage Change with V <sub>CC</sub>                | $\Delta V_{DV}$ | V <sub>CC</sub> =2.375V~2.625V              |       | 0.5 |       | %/V      |  |  |
| Drain Voltage Change                                     | $\Delta V_{DT}$ | T=-40~85°C                                  |       | 100 |       | ppm/°C   |  |  |
| Dynamic Gate Voltage Range                               | $V_{G}$         | NV without loading                          | -2    |     | 0.7   | V        |  |  |
| Drain Output Noise Voltage                               | $V_{dn}$        | With Drain bypass capacitor=10nF            |       |     | 0.05  | $V_{PP}$ |  |  |
| Gate Output Noise Voltage                                | $V_{GN}$        | With Gate bypass capacitor=10nF             |       |     | 0.03  | $V_{PP}$ |  |  |



#### ■ TYPICAL APPLICATION CIRCUIT



There are three major functions provided by UTC **L4002**: support negative voltage, bias control circuit, and FET protecting circuit.

The negative voltage is generated using internal oscillator. It only needs an ac coupled capacitor  $C_A$  47nF and a negative voltage bypass capacitor  $C_B$  47nF.

The UTC **L4002** devices have been designed to protect the external FETs from adverse operating conditions. With a JFET connected to any bias circuit, the gate output voltage of the bias circuit can not exceed the range -2V to 0.7V, under any conditions including powerup and powerdown transients. Should the negative bias generator be shorted or overloaded so that the drain current of the external FETs can no longer be controlled, the drain supply to FETs is shut down to avoid damage to the FETs by excessive drain current. The following diagrams show the UTC **L4002** in typical LNB applications. Within each FET gain stage the numbering system indicates how the bias stages relate to the application circuits.

UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.