LXXLD15 Preliminary CMOS IC

# 0.8V REFERENCE ULTRA LOW DROPOUT LINEAR REGULATOR

#### ■ DESCRIPTION

The UTC **LXXLD15** is a typical LDO with the feature of very low dropout voltage as low as 0.2V at output current 1.5A.

For normal operation, two supply voltages are necessary. One called control voltage from other equipment can shutdown the output voltage and it should pull and hold the voltage of EN pin less than 0.3V. Another one is the main supply voltage whose purpose is for main power conversion to keep the power dissipation low and to make the dropout voltage lower.

Internally, in the UTC LXXLD15, there're many functions which can be seen in the block figure to prevent the IC from being damaged. Internal Power-On-Reset (POR) circuit can control the two supply voltages to prevent fault operations of the circuit. And the thermal shutdown circuit is able to protect the device from over thermal operation and a current limit function will keep the device work safely under current over-load.

The UTC **LXXLD15** can be used as an ideal to provide well supply voltage in the applications, such as front-side-bus termination on motherboard, NB applications, front side bus  $V_{TT}$  (1.2V/1.5A) and note book PC applications.



- \* Low Dropout V<sub>D</sub>=0.2V (typ.) @ I<sub>OUT</sub>=1.5A
- \* Low ESR Output Capacitor
- \* V<sub>REF</sub>=0.8V
- \* ±1.5% over Line, Load and Temperature Output Accuracy
- \* Fast Transient Response
- \* Output Voltage Adjustable through External Resistors
- \* POR (Power-On-Reset) controlling  $V_{\text{CNTL}}$  and  $V_{\text{IN}}$

- \* With internal Soft-Start
- \* Internal Current Limit Protection
- \* Internal Under Voltage Protection
- \* Hysteretic Thermal Shutdown
- \* With Power-OK Output (with a Delay Time)
- \* For Standby or Suspend Mode: Shutdown

## ■ ORDERING INFORMATION

| Ordering Number | Package | Packing   |
|-----------------|---------|-----------|
| LXXLD15G-SH2-R  | HSOP-8  | Tape Reel |

Note: XX: Output Voltage, refer to Marking Information.



HSOP-8

www.unisonic.com.tw 1 of 8

# **■ MARKING INFORMATION**

| PACKAGE | VOLTAGE CODE | MARKING                                                                         |
|---------|--------------|---------------------------------------------------------------------------------|
| HSOP-8  | AD: ADJ      | 8 7 6 5  UTC DDD Date Code  LXXLD15G  Voltage Code  LXXLD15G  Lot Code  1 2 3 4 |

# **■ PIN CONFIGURATION**



# **■ PIN DESCRIPTION**

| PIN NO. | PIN NAME          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND               | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2       | FB                | There's an external resistor divider connected to this pin which is necessary to give the feedback voltage to the regulator. The external circuit is combined as the follow: between $V_{OUT}$ and FB is R1(connected with a bypass capacitor which can improve the load transient response),and between FB and ground is R2.The value of R2 and R1 are recommended between $100\Omega\sim10\text{k}\Omega$ .So the output voltage is equals: $V_{OUT}=0.8\cdot(1+\frac{\text{R1}}{\text{R2}})(\text{V})$ |
| 3       | V                 | The output voltage pin of the regulator. There should be set an output capacitor to                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4       | V <sub>OUT</sub>  | compensate for closed-loop and also to improve transient responses. It's necessary to connect Pin 3 and Pin 4 together by wide tracks.                                                                                                                                                                                                                                                                                                                                                                    |
| 5       | V <sub>IN</sub>   | This pin is the main supply input.  It's necessary to connect the Exposed Pad and V <sub>IN</sub> together for lower dropout voltage.  Monitoring this pin's voltage can reset Power-On.                                                                                                                                                                                                                                                                                                                  |
| 6       | V <sub>CNTL</sub> | Power input pin of the control circuitry. Connecting this pin to a +5V (recommended) supply voltage provides the bias for the control circuitry. The voltage at this pin is monitored for Power-On Reset purpose.                                                                                                                                                                                                                                                                                         |
| 7       | POK               | Output pin for Power-OK signal output.  Being an open drain output, through senescing FB voltage, this pin can show the users the output voltage's states. That's this pin will be low under any of these two situations: the rising FB voltage is not above the V <sub>POK</sub> threshold; the falling FB voltage is below the V <sub>PNOK</sub> threshold. That indicates the output voltage is not ready for users.                                                                                   |
| 8       | EN                | Input Enable control pin. The output voltage can be shut down when this pin is below 0.3V. This pin's voltage can be set higher than $V_{CNTL}$ voltage by an internal $10\mu A$ current source, and then the regulator will begin working normally.                                                                                                                                                                                                                                                      |

# **■ BLOCK DIAGRAM**





## ■ ABSOLUTE MAXIMUM RATING

| PARAMETER                                 | SYMBOL           | RATINGS                       | UNIT |
|-------------------------------------------|------------------|-------------------------------|------|
| Supply Voltage (V <sub>CNTL</sub> to GND) | $V_{CNTL}$       | -0.3 ~ +7                     | V    |
| Supply Voltage (V <sub>IN</sub> to GND)   | V <sub>IN</sub>  | -0.3 ~ +3.9                   | V    |
| EN and FB to GND                          | V <sub>I/O</sub> | -0.3 ~ V <sub>CNTL</sub> +0.3 | V    |
| POK to GND                                | $V_{POK}$        | -0.3 ~ +7                     | V    |
| Power Dissipation                         | P <sub>D</sub>   | 2.8                           | W    |
| Lead Soldering Temperature, 10 Seconds    | $T_{SDR}$        | 260                           | °C   |
| Junction Temperature                      | TJ               | 150                           | °C   |
| Storage Temperature                       | T <sub>STG</sub> | -65 ~ +150                    | °C   |

Note: Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## ■ RECOMMENDED OPERATING CONDITIONS

| PARAMETER            |                           | SYMBOL            | RATINGS                    | UNIT |
|----------------------|---------------------------|-------------------|----------------------------|------|
| Supply Voltage       | Control                   | V <sub>CNTL</sub> | 3.1 ~ 6                    | V    |
| Supply Voltage       | Input                     | $V_{IN}$          | 1.1 ~ 3.5                  | V    |
| Outrout Valtage      | V <sub>CNTL</sub> =3.3±5% | V                 | 0.8 ~ 1.2                  | V    |
| Output Voltage       | V <sub>CNTL</sub> =5.0±5% | V <sub>out</sub>  | 0.8 ~ V <sub>IN</sub> -0.2 | V    |
| Output Current       |                           | l <sub>out</sub>  | 0 ~ 1.5                    | Α    |
| Junction Temperature |                           | TJ                | -40 ~ +125                 | °C   |

## ■ THERMAL CHARACTERISTICS

| PARAMETER                                | SYMBOL        | RATINGS | UNIT |
|------------------------------------------|---------------|---------|------|
| Junction to Ambient in Free Air (Note 1) | $\theta_{JA}$ | 44      | °C/W |
| Junction to Case (Note 2)                | $\theta_{JC}$ | 19      | °C/W |

Notes: 1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of HSOP-8 is soldered directly on the PCB.

2. The Thermal Pad Temperature is measured on the PCB copper area connected to the thermal pad of package.



POK Low Voltage

POK Delay Time

## **ELECTRICAL CHARACTERISTICS**

(Refer to the typical application circuit. These specifications apply over,  $V_{CNTL}$  = 5V,  $V_{IN}$  = 1.5V,  $V_{OUT}$  = 1.2V and  $T_A$  = -40 ~ 85°C, unless otherwise specified. Typical values refer to  $T_A$  = 25°C).

| 1A 10 00 0, amous stricting              | opoome            | a. Typioai ta           | 1000 10101 to 1A =0 0/1                                               |       |      |      |           |
|------------------------------------------|-------------------|-------------------------|-----------------------------------------------------------------------|-------|------|------|-----------|
| PARAMETER                                |                   | SYMBOL                  | TEST CONDITIONS                                                       |       | TYP  | MAX  | UNIT      |
| V <sub>CNTL</sub> Nominal Supply Current |                   | I <sub>CNTL</sub>       | EN=V <sub>CNTL</sub> , V <sub>FB</sub> is well regulated              |       | 1    | 2    | mA        |
| V <sub>CNTL</sub> Shutdown Current       |                   | $I_{SD}$                | EN=GND                                                                |       | 180  | 380  | μΑ        |
| DOD Throphold                            | V <sub>CNTL</sub> | .,                      | V <sub>CNTL</sub> Rising                                              | 2.7   | 2.9  | 3.1  | V         |
| POR Threshold                            | V <sub>IN</sub>   | $V_{THR}$               | V <sub>IN</sub> Rising                                                | 0.8   | 0.9  | 1.0  | V         |
| DOD Ukusta sa sia                        | V <sub>CNTL</sub> |                         |                                                                       |       | 0.4  |      | V         |
| POR Hysteresis                           | V <sub>IN</sub>   | V <sub>HYS</sub>        |                                                                       |       | 0.5  |      | V         |
| Reference Voltage                        |                   | $V_{REF}$               | FB=V <sub>OUT</sub>                                                   |       | 8.0  |      | V         |
| Output Voltage Accuracy                  |                   |                         | $I_{OUT}$ =0A ~ 1.5A, $T_J$ = -40 ~ 125°C                             | -1.5  |      | +1.5 | %         |
| Line Regulation                          |                   | ΔVουτ                   | V <sub>CNTL</sub> =3.3 ~ 5.5V                                         | -0.13 |      | 0 12 | %/V       |
| Line Regulation                          |                   | $\Delta V$ IN × $V$ OUT | V CNTL = 3.3 % 5.5 V                                                  | -0.13 |      | 0.13 | 707 V     |
| Load Regulation                          |                   | ΔVουτ                   | I <sub>OUT</sub> =0A ~ 1.5A                                           |       | 0 06 | 0.15 | %         |
| Load (Cguiation                          |                   | Vout                    | 1001-07 1.37                                                          |       |      |      |           |
|                                          |                   |                         | V <sub>CNTL</sub> =5V, I <sub>OUT</sub> =1.5A, V <sub>OUT</sub> =1.2V |       | 0.12 | 0.18 | V         |
| Dropout Voltage                          |                   | $V_D$                   | $T_J=25$ °C $V_{OUT}=2.5V$                                            |       | 0.17 | 0.23 | V         |
| Diopout voltage                          |                   | V D                     | V <sub>CNTL</sub> =5V, I <sub>OUT</sub> =1.5A, V <sub>OUT</sub> =1.2V |       |      | 0.25 | V         |
|                                          |                   |                         | $T_J$ =-40 ~ +125°C $V_{OUT}$ =2.5V                                   |       |      | 0.3  | V         |
| Current Limit                            |                   | I <sub>LIM</sub>        | V <sub>CNTL</sub> =5V, T <sub>J</sub> =25°C                           | 2.1   | 2.8  | 3.5  | Α         |
|                                          |                   | ILIM                    | $V_{CNTL}$ =5V, $I_{OUT}$ =1.5A, $T_{J}$ =-40 ~ +125°C                | 1.8   |      |      | Α         |
| Over Temperature Shutdown                |                   | OTS                     | T <sub>J</sub> Rising                                                 |       | 150  |      | °C        |
| Over Temperature Hysteresis              |                   | Отн                     |                                                                       |       | 50   |      | °C        |
| Under-Voltage Threshold                  |                   |                         | V <sub>FB</sub> Falling                                               |       | 0.4  |      | V         |
| EN Logic High Threshold Voltage          |                   |                         | V <sub>EN</sub> Rising                                                | 0.3   | 0.4  | 0.5  | V         |
| EN Hysteresis                            |                   |                         |                                                                       |       | 30   |      | mV        |
| EN Pin Pull-Up Current                   |                   |                         | EN=GND                                                                |       | 10   |      | μΑ        |
| Soft-Start Interval                      |                   | T <sub>SS</sub>         |                                                                       |       | 2    |      | ms        |
| POK Threshold Voltage for Power OK       |                   | $V_{POK}$               | VFB Rising                                                            | 90%   | 92%  | 94%  | $V_{REF}$ |
| POK Threshold Voltage for Power Not OK   |                   | V <sub>PNOK</sub>       | VFB Falling                                                           | 79%   | 81%  | 83%  | $V_{REF}$ |

POK sinks 5mA

T<sub>DELAY</sub>



٧

ms

0.25 0.4

3

10

1

## ■ APPLICATION INFORMATION

#### 1. Power Sequencing

When there's no main voltage applied at  $V_{IN}$ , it is suggested not to apply a voltage to  $V_{OUT}$  for a long time. Because the internal parasitic diode (between  $V_{OUT}$  to  $V_{IN}$ ) will conduct and dissipate power, there's no protection.

#### 2. Output Capacitor

A proper output capacitor to maintain stability and improve transient response over temperature and current is necessary. Proper ESR (equivalent series resistance) and capacitance of the output capacitor should be selected properly for stability of the normal operation and good load transient response.

Many kinds of capacitors can be used as an output capacitor, such as ultra-low-ESR capacitors (like ceramic chip capacitors), low-ESR bulk capacitors (like solid Tantalum, POSCap, and Aluminum electrolytic capacitors). And also the value of the output capacitors' can be increased without limit.

In the applications with large stepping load current, the low-ESR bulk capacitors are normally recommended.

Decoupling ceramic capacitors are recommended to be placed at the load and ground pins very closely and also the impedance of the layout must be minimized.

#### 3. Input Capacitor

In order to prevent the input rail from dropping, the proper input capacitor to supply current surge during stepping load transients is required. Because the limited slew rate of the surge currents, more parasitic inductance needs more input capacitance.

Ultra-low-ESR capacitors (>100mF, ESR<300mW) is recommended for the input capacitor.

## 4. Feedback Network

The following figure shows the feedback network between  $V_{OUT}$  GND and FB pins. Working with the internal error amplifier, the feedback network can provide proper frequency response for the UTC **LXXLD15**.





## **■ TYPICAL APPLICATION CIRCUITS**

## 1. Using an Output Capacitor with ESR≥18mΩ



## 2. Using an MLCC as the Output Capacitor



| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | C1 (pF) |  |  |
|----------------------|---------|---------|---------|--|--|
| 1.05                 | 43      | 137.6   | 47      |  |  |
| 1.5                  | 27      | 30.86   | 82      |  |  |
| 1.8                  | 15      | 112     | 150     |  |  |
|                      |         |         |         |  |  |

UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice.

